Espressif Systems /ESP32-C6 /MCPWM0 /CAP_TIMER_CFG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CAP_TIMER_CFG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (CAP_TIMER_EN)CAP_TIMER_EN 0 (CAP_SYNCI_EN)CAP_SYNCI_EN 0CAP_SYNCI_SEL 0 (CAP_SYNC_SW)CAP_SYNC_SW

Description

Configure capture timer

Fields

CAP_TIMER_EN

When set, capture timer incrementing under APB_clk is enabled.

CAP_SYNCI_EN

When set, capture timer sync is enabled.

CAP_SYNCI_SEL

capture module sync input selection. 0: none, 1: timer0 sync_out, 2: timer1 sync_out, 3: timer2 sync_out, 4: SYNC0 from GPIO matrix, 5: SYNC1 from GPIO matrix, 6: SYNC2 from GPIO matrix

CAP_SYNC_SW

When reg_cap_synci_en is 1, write 1 will trigger a capture timer sync, capture timer is loaded with value in phase register.

Links

() ()